



## **Self-Assembled Nanodielectrics for High-Speed, Low-Voltage Solution-Processed Polymer Logic Circuits**

Satyaprasad P. Senanayak, Vinod K. Sangwan, Julian J. McMorrow, Ken Everaerts,  *Zhihua Chen , Antonio Facchetti ,\* Mark C. Hersam ,\* Tobin J. Marks ,\* and K. S. Narayan \**

 **Solution-processed polymer-based logic circuits are typically associated with**  high operating voltage and slow switching speeds. Here, polymer field-effect **transistors (PFETs) fabricated on hybrid self-assembled nanodielectric (SAND) structures are reported, the latter consisting of alternating organic–inorganic layers exhibiting low leakage current (≈10** −**<sup>9</sup> A cm −<sup>2</sup> ) and high capacitance (≈0.8 µF cm <sup>−</sup><sup>2</sup> ). Suitable device engineering, controllable dielectric parameters,**  and interface energetics enable PFET operation at  $\pm$ **1** V, field-effect mobility  $(\mu_{\text{FET}}) > 2.0 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ , subthreshold swing ≈100 mV dec<sup>-1</sup>, and switching **response ≈150 ns. These performance parameters are orders of magnitude higher than similar devices fabricated from other polymer dielectrics. Inverter and NAND logic circuits fabricated from these SAND-based PFETs possess voltage gain up to 38 and maximum-frequency bandwidth of 2 MHz. A systematic study comparing different classes of dielectric and semiconducting material attributes the enhanced performance to improved relaxation dynamics of the SAND layer and tunable chemically functionalized interfaces.** 

### **1. Introduction**

Solution-processable polymer field-effect transistors (PFETs) are poised to impact next-generation large-area flexible displays, printed radio frequency identification (RFID) tags, and disposable sensors.<sup>[1]</sup> Recent progress has provided polymer

 Dr. S. P. Senanayak, Prof. K. S. Narayan Chemistry and Physics of Materials Unit Jawaharlal Nehru Centre for Advanced Scientific Research Bangalore 560064, India E-mail: narayan@jncasr.ac.in Dr. V. K. Sangwan, J. J. McMorrow, Prof. M. C. Hersam Department of Materials Science and Engineering and the Materials Research Centre Northwestern University Evanston, IL 60208, USA E-mail: m-hersam@northwestern.edu Dr. K. Everaerts, Dr. A. Facchetti, Prof. M. C. Hersam, Prof. T. J. Marks Department of Chemistry and the Materials Research Center Northwestern University Evanston, IL 60208, USA E-mail: a-facchetti@northwestern.edu; t-marks@northwestern.edu Dr. Z. Chen, Dr. A. Facchetti Polyera Corporation 8045 Lamon Avenue Skokie, IL 60077, USA

**DOI: 10.1002/aelm.201500226**

materials with field-effect mobility  $\mu_{\text{FET}} > 1 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1[2-4]}; \text{ however, devices}$ with channel lengths in the printable regime ( $L \geq 10$  µm) are often limited by high operating voltages (up to 80 V),  $[2,3]$ dielectric related bias stress,<sup>[5,6]</sup> and high power consumption. $[7,8]$  A strategy to decrease PFET operating voltages is to increase the area-normalized gate capacitance (*C*).<sup>[9,10]</sup> Using ultrathin low-*κ* gate dielectrics<sup>[11]</sup> and/or high- $\kappa$  materials is an obvious way to address this issue.<sup>[12]</sup> However, high-κ dielectrics at the transport interface can reduce  $\mu_{\text{FFT}}$  due to dipolar broadening of density of states (DOS) or polarization-induced increase in the charge carrier effective mass.  $[13-16]$  While ion gel electrolytes and  $β$ -aluminates can reduce operating voltages,  $[10, 17]$  they incur increased hysteresis and slow dynamic response.<sup>[18]</sup> Hence, there is a need for die-

lectric layers which imbue both p- and n-type PFETs with low operating voltages, high  $\mu_{\text{FFT}}$ , and reasonable switching speeds.

 Low-voltage FETs have been reported using organic–inorganic hybrid dielectrics.<sup>[6,7]</sup> However, typical devices require high temperature fabrication ( $T > 400$  °C) and are not scalable to arbitrary numbers of layers,  $[6,7,19]$  thus limiting the capacitance, leakage, and scaling properties of the dielectric structure.  $[20,21]$ In contrast, self-assembled nanodielectric materials (SANDs) are processable at low temperatures and are deposited with precise thickness control.<sup>[5,14]</sup> Furthermore, SANDs enhance the static response parameters in organic semiconductor, $[7]$  carbon nanotube,  $[22]$  graphene,  $[23]$  and amorphous oxide FETs.  $[24]$ Hence, it is essential to understand the origin of high performance in SAND-based PFETs. Moreover, for many applications, it is essential to enhance the dynamic response parameters to obtain fast switching speeds and large gain-bandwidth products. However, it has not been possible to obtain fast switching speeds from SAND-based devices. This is mainly because of the inherent limitation of the SAND fabrication which is restricted to  $Si/SiO<sub>2</sub>$  substrates having substantial parasitic capacitance. This has remained an issue for most self-assembled dielectrics as well. Thus, to minimize parasitic capacitance for improved switching speed, SAND gate-dielectrics must be deposited on patterned metal gates. Here, we report an approach to SAND fabrication which combines conformal growth of an HfO<sub>x</sub> primer layer on patterned metal electrodes followed by solution phase SAND self-assembly. This result in ultrathin SAND-based



PFETs with parasitic capacitance <1 nF cm<sup>-2</sup> and  $\mu_{\text{FFT}} \approx 2.5$  and  $0.5$  cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> for p-FETs and n-FETs, at operating voltages of |1 V| and |2 V|, respectively. These SAND-based devices and logic circuits exhibit dynamic response times of ≈150–350 ns, maximum-frequency bandwidth of ≈1.5–2 MHz, and voltage gain as high as ≈38. A detailed understanding of the interfacial transport property is then developed from a range of polymeric and dielectric materials to develop design principles for high performance dielectric materials.

### **2. Results and Discussion**

#### **2.1. Characterization of the SAND Layer**

**Figure 1** a shows a typical device schematic and Hf-SAND growth procedure. First, patterned metal electrodes are conformally coated with 2.1 nm of  $HfO_x$  by atomic layer deposition (ALD), followed by iterative self-assembly of Hf-SAND (see the Experimental Section). *C*<sub>SAND</sub> (at 10 kHz) for six layered iterative SAND-6L structures is  $\approx 0.4 \pm 0.1 \,\mu\text{F cm}^{-2}$  and  $C_{\text{SAND}}$  (at 10 kHz) for two layered SAND-2L structures is  $\approx 0.8 \pm 0.09$  µF cm<sup>-2</sup>. Leakage current densities (*J*<sub>leak</sub>) as low as 10<sup>-8</sup>–10<sup>-9</sup> A cm<sup>-2</sup> at  $\leq$  2  $\times$  10<sup>8</sup> V m<sup>-1</sup> were obtained for SAND-based metal-insulator-metal (MIM) devices (Section S1, Supporting Information), which translate to an effective leakage current of 0.1 pA in the <1 V operating regime for patterned PFETs. This magnitude of leakage is significantly lower than native SiO<sub>2</sub> (*J*leak ≈1 A cm<sup>-2</sup> at field ≈ $\pm$  2 × 10<sup>8</sup> V m<sup>-1</sup>)<sup>[25]</sup> and marginally better than high- $\kappa$  polymer dielectrics,  $J_{\text{leak}} \approx 2 \times 10^{-8}$  A cm<sup>-2</sup> at field  $\approx \pm 2 \times 10^8$  V m<sup>-1</sup> (Section S1, Supporting Information). Note that the high SAND-2L capacitance is comparable to the

Debye layer of electrolytes and is rarely observed for polymer dielectric films. The SAND dielectric frequency response is shown in Figure 1b.  $C_{\text{SAND}}(\iint)$  remains fairly constant over a frequency range extending to 5 MHz. This frequency response is about two orders of magnitude higher than solution based high- $\kappa$  polymer dielectrics ( $C \approx 50$  nF cm<sup>-2</sup>) and electrolytes  $(C \approx 1 \,\mu\text{F cm}^{-2})$ , where response is limited to ≈10<sup>4</sup>–10<sup>5</sup> Hz.<sup>[9,26]</sup>

SAND morphology over a large area 90  $\mu$ m  $\times$  90  $\mu$ m was analyzed to assess suitability for large-area devices and circuits. Atomic force microscopy (AFM) images show uniform coverage with rms roughnesses  $\approx$ 5.4 Å (Figure 1c). The roughness of SAND on metal substrates is ≈10 times less than other solution processable high- $\kappa$  dielectrics such as polyvinylidene flouride (PVDF) (details can be seen in Sections S2 and S3 in the Supporting Information). SAND scanning capacitance microscopy (SCM) assessments of capacitive spatial uniformity (Experimental Section) indicate minimal electrostatic force variations in the range  $\approx$ 100 µV (Figure 1d), while PVDF-based dielectrics exhibit a variation of ≈3–5 mV (Section S3, Supporting Information). The low variation in the Hf-SAND SCM metrics is unusual for organic dielectrics and indicates uniform surface capacitance obtained via self-assembly. It will be seen that the exceptional SAND capacitive and surface uniformity is favorable for a high-quality semiconductor interfaces.<sup>[27]</sup>

#### **2.2. Static Characterization of the SAND-Based PFETs**

 PFETs were fabricated on Hf-SAND-coated substrates, with patterned metal electrodes to minimize parasitic capacitance and to control the leakage properties (see the Experimental



**Figure 1.** Capacitor fabrication and characterization. a) Schematic of the self-assembly process for Hf-SAND (≈5–18 nm) growth on top of ALD grown HfO<sub>x</sub> layer. b) Frequency response of a typical SAND-2L, SAND-6L, and high-κ PVDF dielectric film at *V<sub>rms</sub>*≈50 mV. c) Height and d) SCM images (90  $\mu$ m  $\times$  90  $\mu$ m) indicating uniform Hf-SAND surface topography and capacitive properties over large area. Inset shows an enlarged 5  $\mu$ m  $\times$  5  $\mu$ m image with color scale bar.



Section). The channel width (*W*) was 0.5–1.0 mm, and *L* was varied according to the experimental requirements  $\approx 10 \mu m$ for dynamic measurements,  $\approx 60-100$  µm for static measurements). Two classes of semiconducting polymers were used: p-type PBTOR and n-type P(NDI2OD-T2). To facilitate semiconducting layer coating, *n* -octadecylphosphonic acid (ODPA) was self-assembled on the SAND surface. Capacitance-frequency measurements of ODPA-treated SAND indicate maximum  $C_{\text{SAND+ODPA}}$  (at 10 kHz) is ≈0.17 ± 0.02 µF cm<sup>-2</sup> for SAND-6L structures, and ≈0.5 ± 0.09 µF cm<sup>-2</sup> for SAND-2L structures. Both PBTOR (p-FETs) and P(NDI2OD-T2) (n-FETs) PFETs on ODPA/SAND dielectric layers operate at  $|V_{\alpha}|$  and  $|V_{\alpha}| \approx 1-2$  V with negligible hysteresis and well-defined linear and saturation regimes (Figure 2). The performance parameters are:  $\mu_{\text{FFT}}^{\text{h}}$  ≈ 2.0–2.5 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and  $\mu_{\text{FFT}}^{\text{e}}$  ≈ 0.1–0.5 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, with  $I_{on}/I_{off}$  as large as  $10^4$ - $10^5$ . Contact resistance is negligible (<1%) compared to channel resistance. Typical  $\mu$ <sub>FET</sub> statistics are shown as insets in Figure 2b,d, which compare favorably to state-of-the-art FETs operating at high voltages.  $[28-30]$  Furthermore,  $V_{th} \approx 0.05$  V and SS  $\approx 100-500$  mV dec<sup>-1</sup> confirm low-voltage operation. Regarding environmental stability, device performance is stable for 4 weeks in vacuum ( $\approx 10^{-2} - 10^{-3}$  mbar) and for 3 weeks in ambient (Figure S7, Supporting Information). Bias stress measurements performed by applying a continuous 1.0 V (p-type) or 2.0 V (n-type) bias for up to  $\approx 10^4$  s

(Figure S8, Supporting Information) show little difference in the transfer curves, indicating dielectric layer and transport interface stability. These results show that ODPA-functionalized Hf-SAND dielectrics provide high-quality intefaces for both electron- and hole-conducting polymers.

#### **2.3. Analysis of the SAND–Semiconductor Interface**

 SAND-polymer interfacial characteristics were next investigated by comparing Hf-SAND PFET performance with that of PFETs fabricated from bisbenzocyclobutene (BCB), poly-methyl methacrylate (PMMA), and PVDF gate dielectrics (see **Table 1** for capacitance values) in bottom-gate top-contact p- and n-FETs. Under similar conditions, PBTOR PFETs fabricated on BCB and PMMA exhibit  $\mu_{\texttt{FET}}^{\texttt{h}} \approx 0.1\text{--}0.3$  and 0.05–0.1 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> at  $V_g = -80$  V, respectively, indicating that SAND increases PFET  $\mu_{\text{\tiny{FET}}}^{\text{h}}$  by an order of magnitude compared to the other polymer dielectrics. Interestingly, n-FETs exhibit  $\mu_{\text{FFT}}^e \approx 0.2{\text{--}}0.5 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ , irrespective of the dielectric layers. Hence, SAND dielectrics offer a general class of dielectric material where the transport properties at the dielectric-semiconductor interface are not compromised by high- $\kappa$  constituents in the gate dielectric.

 A prerequisite for optimum PFET performance is a smooth dielectric-semiconductor interface with low energetic disorder.<sup>[13,14]</sup> In



**Figure 2.** a) Output and b) transfer curves for p-type PBTOR semiconductor PFETs on Hf-SAND-2L. c) Output and d) transfer curves for P(NDI2OD-T2) (≈20 nm) n-type semiconducting based PFETs on SAND-4L. Length *L* = 60 µm and width *W* = 1 mm were maintained for all devices. Insets (b) and (d) show the statistical distribution of the field-effect mobilities of PBTOR and P(NDI2OD-T2)-based semiconductors, respectively.

# **www.advelectronicmat.de www.MaterialsViews.com**

**FULL PAPER**

**Table 1.** Temperature-dependent transport characterization data for PFETs fabricated with PBTOR and P(NDI2OD-T2) as the semiconducting layer and Hf-SAND, BCB, PMMA, or α-PVDF as the gate dielectric layer. Device dimensions are in the range as indicated in the text.



the present study, variable-temperature transport measurements were carried out (Figure 3a,b) to estimate the energetic disorder at the transport interface and probe the underlying transport mechanisms. Table 1 summarizes the temperature-dependent data for p-FETs and n-FETs having different dielectric layers. Arrhenius fits to the  $\mu_{\text{FET}}(T)$  data of SAND-based p-FET yield a lower activation energy  $(E_a) \approx 58$  meV versus ≈73–94 meV for devices with BCB or PMMA dielectrics. Similarly, n-FETs exhibit lower  $E_a$  ( $\approx$ 46 meV) for SAND devices versus ≈67–94 meV for the other dielectrics. These  $E_a$  values are consistent with the high  $|V_{th}| \approx 5{\text -}10$  V and *SS* ≈ 7-11 V dec<sup>-1</sup> obtained for the BCB and PMMA-based PFETs compared to  $|V_{th}| \approx 0.05$  V and *SS* ≈ 100–500 mV dec<sup>-1</sup> for analogous SAND-based PFETs. An  $E_a < 0.1$  eV indicates sufficiently low interfacial energetic disorder to achieve high  $\mu_{\text{FFT}}$ . The contrasting observation of lower  $\mu_{\text{FET}}$  and  $E_a$  in the n-FETs versus higher  $\mu_{\text{FET}}$ and  $E_a$  in p-FETs appears to reflect the growth morphology of the semiconductors on SAND. Thus, PBTOR forms a crystalline structure (Figure S5, Supporting Information) with grain boundaries that is likely to hinder intercrystallite charge hopping, hence raise  $E$ <sup>[31,32]</sup> while P(NDI2OD-T2) films have interconnected microstructures which should be more tolerant to disorder and favor chain-to-chain hopping (Figure S5, Supporting Information).<sup>[31]</sup>

 Interface trap density was next evaluated from the relationship  $N_{ss}^{\max} = \left[ SS \times \frac{\log(e)}{LT} - 1 \right] \times C/q^2$ լ  $\parallel$  $\overline{\phantom{a}}$ ⎦  $\overline{\phantom{a}}$  $N_{\rm ss}^{\rm max} = \left[SS \times \frac{\log(e)}{\frac{kT}{q}} - 1\right] \times$  $C/q^2$ , where *q* is the unit electronic

charge and *C* is the dielectric areal capacitance.<sup>[27]</sup>  $N_{ss}^{max}$  for the

SAND-based devices is  $\approx 10^{12}$  cm<sup>-2</sup> eV<sup>-1</sup>, significantly lower than the lowest value for the aforementioned polymer dielectrics, 5 ×  $10^{12}$  cm<sup>-2</sup> eV<sup>-1</sup> for BCB and  $10^{13}$  cm<sup>-2</sup> eV<sup>-1</sup> for PMMA. These results are consistent with the trends of low  $E_a$  and higher  $\mu_{\text{FFT}}$ for the SAND-based PFETs versus the polymer dielectric-based PFETs. Furthermore, conductivity in the linear regime  $\sigma_{\text{lin}}$ , monitored as a function of gate induced charge density,  $n<sub>G</sub>$  =  $C_i(V_g - V_{th})$  for p-FETs fabricated with different dielectrics indicates that at low  $V_{\text{G}}$ ,  $\sigma_{\text{lin}}$  values are comparable for all PFETs (Figure 3c). However, as *n<sub>G</sub>* increases,  $\sigma$ <sub>lin</sub> increases more rapidly for Hf-SAND-based PFETs. This result agrees to a mobility edge (ME) model with exponential DOS:  $g(E) \approx \exp(-E/E_0)$ , where  $E_0$ is the width of  $DOS.$ <sup>[27,33]</sup> Polymer semiconductors are generally described as having disordered localized states with charge carriers in these states contributing negligibly to the effective  $\sigma_{\text{lin}}$ . Hence, charge transport involves thermal excitation to the transport level  $(E_t)$ , requiring energy  $E_a$ . As the charge density increases, the quasi-Fermi level  $E_F$  and  $E_a \approx E_F - E_f$  are lowered. Thus, the increase in free charge density reflects decreased localized state or trap densities, leading to high conductance in the Hf-SAND–PFETs.

#### **2.4. Dynamic Characterization of SAND–PFETs**

 The dynamic performance of Hf-SAND-based PFETs was next quantified using large and small signal analysis in a resistor



Figure 3. Variation of charge transport with temperature and  $n_G$ . Plot of  $\mu_{FET}$  versus 1000/T for a) PBTOR p-FETs and b) P(NDI2OD-T2) n-FETs fabricated with Hf-SAND (6L) and PMMA dielectric layers. Typical device dimensions were  $L = 60 \mu m$ ,  $W = 1 \text{ mm}$ . c) Log scale plot of  $\sigma_{lin}$  as function of  $n_G$ for p-FETs fabricated with different dielectric layers.



load configuration to evaluate their potential in circuits for high frequency applications. PFET transient response is governed by the transit time of charge carriers across the channel, the dielectric relaxation time, and the charging duration of parasitic capacitance due to overlapping electrodes.<sup>[34]</sup> As evident from the above analyses, SAND provides a favorable interface for charge transport and exhibits efficient dipole relaxation response. Note that the Hf-SAND multilayer supports a capacitance of ≈100 nF cm<sup>-2</sup> versus ≈10 nF cm<sup>-2</sup> for aforementioned high- $\kappa$  polymer dielectrics, up to a frequency of  $10^7$  Hz (Figure 1b). Furthermore, the higher SAND capacitance translates into a high transverse field at low *V*<sub>g</sub>. This combination of an ordered interface, high transverse field, and rapid dielectric relaxation should enhance the SAND-based PFET dynamics. To minimize the parasitic capacitance for transient measurements, devices were optimized by patterning the gate structures with aligned S-D electrodes using combined lithography and physical masking techniques.

**Figure 4** shows PFET transient response obtained by monitoring the  $I_{ds}(\Delta V_g)$  profile in response to an input square pulse of  $\Delta V_{\rm g} = 5$  V (rise time = 10 ns). The *I*<sub>ds</sub>(t) profile is obtained from the difference between the recorded profiles of  $|V_d| = 4$  V (ON state) and  $|V_d| = 0$  V (OFF state). The OFF state profile essentially originates from the parasitic capacitance due to the overlapping electrodes and is found to be  $\langle 1 \text{ nF cm}^{-2} \text{ from} \rangle$ *RC* fitting to the off-state response (Figure 4b). Note that the external circuitry *RC* time constant was maintained at least



**Figure 4.** Dynamic response of p-FETs ( *L* = 10 µm, *W* = 1 mm) fabricated with the PBTOR semiconductor and Hf-SAND (6L) dielectric layer in response to a square *V*<sub>g</sub> pulse. a) Input pulse (inset a) circuit schematic. b) Measured *I*<sub>ds</sub> through the resistor ( $R = 1$  K $\Omega$ ) at  $V_{ds} = -4$  V and  $V_{ds} = 0$  V. c, d) Zoomed transient profile of *I*<sub>ds</sub>(*t*) indicating the manner in which "on time: *t*<sub>rise</sub>" and "off time:  $t_{\text{fall}}$ " were estimated.

50 times lower than the best FET response time (see the Experimental Section). PFET rise time ( $t_{\text{rise}}$ ) and fall time ( $t_{\text{fall}}$ ) are defined as the duration over which *I*<sub>ds</sub> changes from 10% to 90% and from 90% to 10% of the initial values, respectively. SAND PFETs with channel length  $L \approx 10 \mu m$  respond within 150–400 ns at an operating voltage of  $\pm 4$  V. The magnitude of *t*rise and *t*fall were found to be 350 and 150 ns, respectively, for the best SAND-PBTOR PFETs at  $V_d = -4$  V. The magnitude of *t*rise increases to 2 µs when the operating voltage is decreased to  $V_d = -1$  V. In comparison, PFETs fabricated on the other polymer dielectrics exhibit  $t_{\text{rise}} > 1.5$  µs at  $V_d = -40$  V. The unity gain bandwidths of Hf-SAND-based PFETs are therefore in the 1.5–2 MHz range (Figure S11, Supporting Information) indicating the maximum intrinsic frequency response possible with these PFETs. Similarly, transient measurements on Hf-SAND-P(NDI2OD-T2) devices with channel length  $L \approx 10$  µm reveal  $t_{\text{rise}}$  and  $t_{\text{fall}}$  of 2 µs and 1.3 µs, respectively, at  $V_d = 4$  V. From these observations, it is clear that SAND-based PFET dynamic performance is enhanced and can be attributed to the suitable interface energetics that promote high  $\mu$ <sub>FFT</sub>, ordered dipoles that allow efficient dielectric relaxation, and high transverse fields that result in low operating voltage devices.

#### **2.5. Characterization of Polymer Logic Circuits**

 Finally, high-performance polymer logic circuits (PLC) enabled by SAND-based p-FETs and n-FETs are discussed. Inverters

> ( **Figure 5** a) and universal NAND logic circuits (Figure 5c) were fabricated and characterized by input–output ( *V*in−*V*out ) and voltage gain curves. The logic circuits exhibit inverter-like behavior with a maximum voltage gain of  $\approx$ 38 and a current gain of 10<sup>5</sup>–10<sup>6</sup> with nearideal *Z* -type response. Note that the deviation from the ideal rail-to-rail operation is attributable to the imbalanced electron versus hole mobilities of P(NDI2OD-T2) and PBTOR, respectively, which could be further improved by tuning  $V_{th}$  using different metal electrodes. Limited modifications to the inverter *W* and *L* are feasible within a small range while minimizing the parasitic contributions for large bandwidths. Typical static power dissipation ( $V_{dd} \times I_{dd}$ ) from the present inverterlike circuit is in the range of 1−10 nW for  $|V_{in}| = 1$  V and 250 nW for  $|V_{in}| = 4$  V. In comparison, PVDF-based inverters have much higher power dissipation, in the range of 50−100 μW, for maximum  $|V_{in}|$  = 80 V. Furthermore, the operating frequencies of these Hf-SAND logic circuits are ≈100 kHz for  $L = 10 \mu m$  devices. A proof-of-concept demonstration of universal NAND gate operation is shown in Figure 5c. Note that threshold engineering is required for reliable rail-torail operation of more complicated circuits. Figure 5d compares the frequency response of PFETs fabricated with the various dielectric and semiconducting materials. It is evident



**Figure 5.** Static and dynamic characterization of Hf-SAND (6L)-based logic circuits fabricated with PBTOR-based p-FETs as load and P(NDI2OD-T2)-based n-FETs as driver. a) Typical transfer voltage curves for polymer inverters (*L* = 10 µm, *W* = 1 mm). The inset shows the circuit diagram. b) Representative switching response of the same inverter for a square pulse *V*<sub>in</sub> = −4 V and *V*<sub>dd</sub> = −4 V. c) Output response of NAND circuit for different combinations of input voltages. Input voltages of −3 and +3 V are considered as logic "0" and "1" respectively. d) Comparison of dynamic response from various PFET structures with a range of dielectric and semiconducting materials having different *L* values and varied bias conditions. Region I indicates nonprintable regime for PFETs, region II corresponds to *L* that is printable, regions III and IV correspond to low-power and high-power devices, respectively.

that SAND–PFETs offer a novel class of devices which demonstrate nanosecond operating speeds, and consume nanowatts of power with device dimensions compatible with flexible, printable electronics. These metrics are expected to improve further in smaller channel devices and with improved alignment strategies.

### **3. Conclusion**

 To conclude, we have integrated SAND dielectrics with patterned metal electrodes and demonstrated low-power, highspeed polymer transistors and logic circuits. These devices outperform all the organic devices reported so far in terms of both static and dynamic performance. Interfacial structureproperty correlations are established by temperature-dependent transport measurements and microscopic structural characterization. Our results suggest that the design of hybrid dielectrics based on self-assembly technique results in densely packed ordered-dipole which affords enhanced polarizability and relaxation dynamics, thereby increasing relevant device

metrics compared to PFETs using other polymer dielectrics. This strategy should provide guidelines for developing high- $k$ dielectric materials that provide an ordered interface for charge transport. The demonstration of low-voltage operating conditions accompanied by attractive device parameters and compatible for both p-type and n-type transport should pave the path to their usage in applications such as active matrix displays with high refresh rates and a range of analog organic-electronic circuits involving inverters, filters, integrators, and oscillators.

### **4. Experimental Section**

*Materials* : Conjugated polymers PBTOR and P(NDI2OD-T2) were procured from Polyera Corporation, USA. HfCl<sub>4</sub> (precursor for HfO<sub>x</sub> dielectric fabrication) and ODPA for surface modification were obtained from Sigma-Aldrich Inc. Hydroxyl-free divinyltetramethylsiloxane BCB was obtained from Dow Chemical, while PMMA ( $M_{\rm w}$  ≈ 996 000 g mol $^{-1})$ and PVDF–HFP copolymer pellets (M<sub>w</sub> ≈ 455 000 g mol<sup>-1</sup>) were procured from Sigma-Aldrich Inc.

*Methods* : FET Fabrication: Bottom-gated top contact devices were fabricated by coating lithographically patterned Al (thermally evaporated at 10<sup>-6</sup> mbar, 1 Å s<sup>-1</sup>, 30 nm thick) gate electrodes on RCA cleaned



glass substrates.This was followed by Hf-SAND growth as described in the next section. The surface of the Hf-SAND layer is modified by a self-assembled monolayer (SAM) of ODPA. Phosphonic-acid-based SAMs were prepared by immersing the SAND-coated substrates in a  $2 \times 10^{-3}$  M ethanolic solution of ODPA overnight, rinsing in EtOH and drying under a nitrogen stream. Polymer active layers (20 nm) PBTOR and P(NDI2OD-T2) were spin coated from a 5 mg m $l^{-1}$  solution in chlorobenzene at 1000 rpm for 1 min and annealed in nitrogen atmosphere at 110 °C for 30 min. This was followed by patterning Au S-D electrodes (10<sup>-6</sup> mbar, 1 Å s<sup>-1</sup>, 30 nm thick) to complete the device fabrication. The physical mask for the S-D electrodes was aligned under a microscope. The channel lengths for the devices were chosen depending on the dimensions of the gate electrode to obtain minimum overlap and low parasitic capacitance. Typical images of the patterned aligned electrodes are provided in the Section S7 in Supporting Information.

 Hf-SAND Growth: The primer layer of Hf-SAND is grown by atomic layer deposition to obtain films of thickness ≈2 nm. This was followed by immersing the substrates in a preheated  $\approx 3 \times 10^{-3}$  M solution of PAE for 1 h at 60 °C. Synthesis of PAE 4-[[4-[bis(2-hydroxyethyl)amino]phenyl]diazenyl]-1-[4(diethoxyphosphoryl)benzyl]pyridinium is described elsewhere.<sup>[1]</sup> Further layers of HfO<sub>x</sub> were coated by solution processable methods under ambient conditions. The sol–gel precursor for HfO<sub>x</sub> was obtained from a 0.1 M of ethanolic solution of HfCl<sub>4</sub> under ambient. Concentrated  $HNO<sub>3</sub>$  was subsequently added to the cloudy dispersion in a 10:1 molar ratio  $(HNO<sub>3</sub>:HfCl<sub>4</sub>)$  as a hydrolysis catalyst. The buffer solution was stirred at 50 °C for 4–5 h before coating. The solution was further diluted to obtain a concentration of 0.02 M before coating. Substrates were coated within a NuAire Class 10 HEPA-filtered clean hood at 5000 rpm for 30 s and baked at 150  $^{\circ}$ C for 1 h. Dielectric properties were controlled by iterative growth of required layers (HfO<sub>x</sub> by spin coating and PAE by dipping in the solution as described earlier). Finally, a thin layer of  $HfCl<sub>4</sub>$  (0.02 M) was spin coated (5000 rpm for 30 s) on top as a capping layer and annealed at 150 °C for 30 min.

 Polymer Dielectric Growth: Dielectric layers BCB, PMMA, and PVDF were obtained by spin coating the solutions from their respective solvents (BCB in Mesitylene, PMMA in propylene carbonate at 80 mg ml<sup>-1</sup>, PVDF-HFP at 80 mg ml<sup>-1</sup> in *N*,N-Dimethylacetamide) at 1000 rpm for 1 min to obtain films of thickness 0.2-0.4  $\mu$ m. The dielectric films were annealed in  $N_2$  atmosphere.

 Logic Gate Fabrication: Complementary inverters and NAND gates were fabricated with PBTOR as p-type and P(NDI2OD-T2) as n-type active layers. Au S-D electrodes were deposited on the polymer-coated SAND substrates by thermal deposition. For the NAND gate, the channel dimensions were maintained in the range of *L* ≈ 100 µm and *W* ≈ 500 µm for all four transistors. However, in the case of inverters the channel dimensions were modified to optimize the gain of the circuits while retaining the high-frequency operation. The DC characterizations of the logic circuits were performed using High Impedance Keithley 6514 Electrometer and the devices were biased using Keithley 2400 Sourcemeters. For the AC characterization the input pulse  $(\pm 4 \text{ V})$  is generated using standard K-Pulse card, and the output response is monitored using Lecroy 6100A for various frequencies.

*Electrical Characterization* : DC Characteristics: Output and transconductance measurements of the PFET devices were performed using Keithley 4200 SCS and the capacitance measurements were performed using both HP4294A and Keithley 4200 SCS in a vacuum chamber of 10<sup>-3</sup> mbar.  $\mu_{\text{FET}}(T)$  was estimated by varying the *T* using an He gas-based setup from Cryogenics Technology Ltd. Device degradation studies at room temperature were performed under both ambient and vacuum conditions (Figure S8, Supporting Information).

*Dynamic Measurement*: A train of square pulse voltage ( $\pm$ 5 V,  $t_{rise} \approx$ 10 ns) was applied with an arbitrary waveform generator (K-Pulse card of 4200 SCS) while the drain electrode was held at a constant DC bias (0 or ±4 V using Keithley 2400). The dynamic response of the PFETs was obtained by monitoring the voltage drop (inset in Figure 4a) over a resistor ( $R ≈ 1-10$  kΩ), between the source electrode and ground, using an oscilloscope (Lecroy 6100A). The input capacitance of the set up (Lecroy 6100A with RF probes) was <5.5 pF with RC time constant ≈5 ns. Bandwidth of PFETs were estimated by biasing the devices at  $|V_d|$  = 4V and  $|V_g|$  = 4 V, independently using Keithley 2400 Sourcemeters to keep the transistor in the trans-diode regime. A gate–source AC voltage signal  $(v_{\sigma s})$  of 50 mV was applied through an AC coupler using an HP8116A function generator. The AC components of the drain (id) and the gate currents (ig) were simultaneously measured using SR830 lock-in amplifiers. The current gain of the PFETs was estimated by the ratio of  $i_d/i_g$ .  $f_T$  was determined as the frequency at which the current gain was unity.

 AFM Measurements: AFM imaging was performed with a JPK Nanowizard 3 by using a Cr/Pt-coated conducting tip (Multi-75E, Resonant frequency,  $\omega_R$  = 75 kHz) in noncontact mode. Surface capacitance of the sample was obtained by using a SAND layer coated on metal/ITO electrode and sensing the force proportional to dC/dz. SCM retrace measures the capacitive force using lock-in amplitude at  $\omega_R$ , while tip is driven at  $\omega_R/2$  in hover mode (1 nm).

#### **Supporting Information**

 Supporting Information is available from the Wiley Online Library or from the author.

### **Acknowledgements**

 This research was supported by the IUSSTF Funding, MRSEC program of the National Science Foundation (DMR-1121262), NASA NSTRF Grant NNX12AM44H, and ONR MURI Grant N00014-11-1-0690.

> Received: July 13, 2015 Revised: September 17, 2015 Published online: October 27, 2015

- [1] H. Sirringhaus , *Adv. Mater.* **2014** , *26* , 1319 .
- [2] C. Kanimozhi, N. Yaacobi-Gross, K. W. Chou, A. Amassian, T. D. Anthopoulos, S. Patil, *J. Am. Chem. Soc.* 2012, 134, 16532.
- [3] J. Li, Y. Zhao, H. S. Tan, Y. Guo, C.-A. Di, G. Yu, Y. Liu, M. Lin, S. H. Lim, Y. Zhou, H. Su, B. S. Ong, Sci. Rep. 2012, 2, 754.
- [4] S. P. Senanayak, A. Z. Ashar, C. Kanimozhi, S. Patil, K. S. Narayan, *Phys. Rev. B* **2015** , *91* , 115302 .
- [5] M.-H. Yoon, C. Kim, A. Facchetti, T. J. Marks, *J. Am. Chem. Soc.*  **2006** , *128* , 12851 .
- [6] R. P. Ortiz, A. Facchetti, T. J. Marks, *Chem. Rev.* **2009**, *110*, 205.
- [7] A. Luzio, F. G. Ferré, F. D. Fonzo, M. Caironi, Adv. Funct. Mater.  **2013** , *24* , 1790 .
- [8] M. Uno, K. Nakayama, J. Soeda, Y. Hirose, K. Miwa, T. Uemura, A. Nakao , K. Takimiya , J. Takeya , *Adv. Mater.* **2011** , *23* , 3047 .
- [9] L. Herlogsson, Y.-Y. Noh, N. Zhao, X. Crispin, H. Sirringhaus, M. Berggren , *Adv. Mater.* **2008** , *20* , 4708 .
- [10] J. H. Cho, J. Lee, Y. Xia, B. Kim, Y. He, M. J. Renn, T. P. Lodge, C. Daniel Frisbie , *Nat. Mater.* **2008** , *7* , 900 .
- [11] Y.-Y. Noh, N. Zhao, M. Caironi, H. Sirringhaus, Nat. Nanotechnol.  **2007** , *2* , 784 .
- [12] J. Li , Z. Sun , F. Yan , *Adv. Mater.* **2012** , *24* , 88 .
- [13] J. Veres, S. D. Ogier, S. W. Leeming, D. C. Cupertino, S. Mohialdin Khaffaf , *Adv. Funct. Mater.* **2003** , *13* , 199 .
- [14] S. P. Senanayak, S. Guha, K. S. Narayan, *Phys. Rev. B* 2012, 85, 115311 .
- [15] I. N. Hulea, S. Fratini, H. Xie, C. L. Mulder, N. N. Iossad, G. Rastelli, S. Ciuchi , A. F. Morpurgo , *Nat. Mater.* **2006** , *5* , 982 .



**www.advelectronicmat.de www.MaterialsViews.com**

- [16] R. C. G. Naber, C. Tanase, P. W. M. Blom, G. H. Gelinck, A. W. Marsman, F. J. Touwslager, S. Setayesh, D. M. de Leeuw, Nat. *Mater.* **2005** , *4* , 243 .
- [17] B. Zhang, Y. Liu, S. Agarwal, M.-L. Yeh, H. E. Katz, *ACS Appl. Mater. Interfaces* **2011** , *3* , 4254 .
- [18] L. Herlogsson , X. Crispin , S. Tierney , M. Berggren , *Adv. Mater.* **2011** , *23* , 4684 .
- [19] H. Klauk, U. Zschieschang, J. Pflaum, M. Halik, Nature 2007, 445, 745.
- [20] M.-H. Yoon, A. Facchetti, T. J. Marks, Proc. Natl. Acad. Sci. USA  **2005** , *102* , 4678 .
- [21] C. E. D. Chidsey, D. N. Loiacono, *Langmuir* 1990, 6, 682.
- [22] V. K. Sangwan, R. P. Ortiz, J. M. P. Alaboson, J. D. Emery, M. J. Bedzyk, L. J. Lauhon, T. J. Marks, M. C. Hersam, ACS Nano  **2012** , *6* , 7480 .
- [23] V. K. Sangwan, D. Jariwala, K. Everaerts, J. J. McMorrow, J. He, M. Grayson, L. J. Lauhon, T. J. Marks, M. C. Hersam, Appl. Phys. *Lett.* **2014** , *104* , 083503 .
- [24] K. Everaerts, L. Zeng, J. W. Hennek, D. I. Camacho, D. Jariwala, M. J. Bedzyk , M. C. Hersam , T. J. Marks , *ACS Appl. Mater. Interfaces*  **2013** , *5* , 11884 .
- [25] K. Everaerts, J. D. Emery, D. Jariwala, H. J. Karmel, V. K. Sangwan, P. L. Prabhumirashi, M. L. Geier, J. J. McMorrow, M. J. Bedzyk, A. Facchetti, M. C. Hersam, T. J. Marks, J. Am. Chem. Soc. 2013, *135* , 8926 .
- [26] E. Said, X. Crispin, L. Herlogsson, S. Elhag, N. D. Robinson, M. Berggren , *Appl. Phys. Lett.* **2006** , *89* , 143507 .
- [27] S. M. Sze, *Physics of Semiconductor Devices*, Wiley Interscience, Hoboken, NJ**2006**.
- [28] H. Yan, Z. Chen, Y. Zheng, C. Newman, J. R. Quinn, F. Dotz, M. Kastler, A. Facchetti, *Nature* **2009**, 457, 679.
- [29] X. Guo, J. Quinn, Z. Chen, H. Usta, Y. Zheng, Y. Xia, J. W. Hennek, R. P. Ortiz, T. J. Marks, A. Facchetti, *J. Am. Chem. Soc.* 2013, 135, 1986.
- [30] C. B. Nielsen, M. Turbiez, I. McCulloch, Adv. Mater. 2013, 25, 1859.
- [31] R. Noriega, J. Rivnay, K. Vandewal, F. P. V. Koch, N. Stingelin, P. Smith, M. F. Toney, A. Salleo, *Nat. Mater* 2013, 12, 1038.
- [32] H.-R. Tseng, H. Phan, C. Luo, M. Wang, L. A. Perez, S. N. Patel, L. Ying, E. J. Kramer, T.-Q. Nguyen, G. C. Bazan, A. J. Heeger, Adv. *Mater.* **2014** , *26* , 2993 .
- [33] Y. Xia, J. H. Cho, J. Lee, P. P. Ruden, C. D. Frisbie, Adv. Mater. 2009, *21* , 2174 .
- [34] S. P. Senanayak , K. S. Narayan , *Adv. Funct. Mater.* **2014** , *24* , 3324 .